HP Series 7 Guide de l'utilisateur Page 41

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 186
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 40
7 Series FPGAs SelectIO Resources User Guide www.xilinx.com 41
UG471 (v1.5) May 15, 2015
7 Series FPGA SelectIO Primitives
The IOBUF_INTERMDISABLE primitive can disable the input buffer and force the O
output to the fabric to a logic High when the USE_IBUFDISABLE attribute is set to TRUE
and the IBUFDISABLE signal is asserted High. If USE_IBUFDISABLE is set to FALSE, this
input is ignored and should be tied to ground. If the I/O is using the optional uncalibrated
split-termination feature (IN_TERM), those termination legs are disabled whenever the
driver is active (T is low). This primitive further allows the termination legs to be disabled
whenever the INTERMDISABLE signal is asserted High. These features can be combined
to reduce power whenever the input is idle for a period of time.
IOBUFDS
Figure 1-27 shows the differential input/output buffer primitive. A logic High on the T pin
disables the output buffer.
IOBUFDS_DCIEN
The IOBUFDS_DCIEN primitive shown in Figure 1-28 is available in the HP I/O banks. It
has a IBUFDISABLE port that can be used to disable the input buffer during periods that
the buffer is not being used. The IOBUFDS_DCIEN primitive also has a
DCITERMDISABLE port that can be used to manually disable the optional DCI
split-termination feature. See Split-Termination DCI (Thevenin Equivalent Termination to
VCCO/2) and DCI and 3-state DCI (T_DCI) for more details.
X-Ref Target - Figure 1-27
Figure 1-27: Differential Input/Output Buffer Primitive (IOBUFDS)
ug471_c1_24_041112
IOBUFDS
I/O
to/from
device pad
I (Input)
from FPGA
O (Output)
to FPGA
T
3-state Input
+
+
IO
IOB
Vue de la page 40
1 2 ... 36 37 38 39 40 41 42 43 44 45 46 ... 185 186

Commentaires sur ces manuels

Pas de commentaire