HP Series 7 Guide de l'utilisateur Page 99

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 186
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 98
7 Series FPGAs SelectIO Resources User Guide www.xilinx.com 99
UG471 (v1.5) May 15, 2015
Rules for Combining I/O Standards in the Same Bank
DIFF_SSTL18_II_DCI HP 1.8 1.8 N/A N/A
DIFF_SSTL18_II_T_DCI HP 1.8 1.8 N/A N/A
HSLVDCI_15 HP 1.5 Any N/A 0.75
HSLVDCI_18 HP 1.8 Any N/A 0.9
HSTL_I Both 1.5 Any N/A 0.75
HSTL_I_12 HP 1.2 Any N/A 0.6
HSTL_I_18 Both 1.8 Any N/A 0.9
HSTL_I_DCI HP 1.5 1.5 N/A 0.75
HSTL_I_DCI_18 HP 1.8 1.8 N/A 0.9
HSTL_II Both 1.5 Any N/A 0.75
HSTL_II_18 Both 1.8 Any N/A 0.9
HSTL_II_DCI HP 1.5 1.5 N/A 0.75
HSTL_II_DCI_18 HP 1.8 1.8 N/A 0.9
HSTL_II_T_DCI HP 1.5 1.5 N/A 0.75
HSTL_II_T_DCI_18 HP 1.8 1.8 N/A 0.9
HSUL_12 Both 1.2 Any N/A 0.6
HSUL_12_DCI HP 1.2 1.2 N/A 0.6
LVCMOS12 Both 1.2 1.2 N/A N/A
LVCMOS15 Both 1.5 1.5 N/A N/A
LVCMOS18 Both 1.8 1.8 N/A N/A
LVCMOS25 HR 2.5 2.5 N/A N/A
LVCMOS33 HR 3.3 3.3 N/A N/A
LVDCI_15 HP 1.5 1.5 N/A N/A
LVDCI_18 HP 1.8 1.8 N/A N/A
LVDCI_DV2_15 HP 1.5 1.5 N/A N/A
LVDCI_DV2_18 HP 1.8 1.8 N/A N/A
LVDS HP 1.8 1.8
(1)
1.8 N/A
LVDS_25 HR 2.5
(2)
2.5
(1)
2.5 N/A
SSTL12 HP 1.2 Any N/A 0.6
SSTL12_DCI HP 1.2 1.2 N/A 0.6
SSTL12_T_DCI HP 1.2 1.2 N/A 0.6
Table 1-55: V
CCO
and V
REF
Requirements for Each Supported I/O Standard (Cont’d)
I/O Standard
I/O Bank
Availability
V
CCO
(V) V
REF
(V)
Output Input
Input with
DIFF_TERM = TRUE
Input
Vue de la page 98
1 2 ... 94 95 96 97 98 99 100 101 102 103 104 ... 185 186

Commentaires sur ces manuels

Pas de commentaire